首页> 外国专利> Method and apparatus for specifying multiple voltage domains and validating physical implementation and interconnections in a processor chip

Method and apparatus for specifying multiple voltage domains and validating physical implementation and interconnections in a processor chip

机译:用于指定多个电压域并验证处理器芯片中的物理实现和互连的方法和装置

摘要

A method, an apparatus and computer instructions are provided for specifying multiple voltage domains of a signal and macros in a processor chip and validating physical implementation and interconnections of the signal and macros. A set of attributes is provided for designs to define multiple voltage domains of a signal and macros in a processor chip. A first validation mechanism is then provided to validate that no electrical or logical errors created by logical connections between macros as defined by the set of attributes. A translation mechanism is provided to translate logical voltage description to a physical netlist for designers to connect powers to macros and signals. A second validation mechanism is provided to validate physical implementation adhere to designers' intent according to the set of attributes defined in the logical design.
机译:提供了一种用于在处理器芯片中指定信号和宏的多个电压域并验证信号和宏的物理实现方式和互连的方法,装置和计算机指令。为设计提供了一组属性,以定义处理器芯片中信号和宏的多个电压域。然后提供第一验证机制以验证没有由属性集所定义的宏之间的逻辑连接所产生的电气或逻辑错误。提供了一种转换机制,可将逻辑电压描述转换为物理网表,以供设计人员将电源连接至宏和信号。根据逻辑设计中定义的属性集,提供了第二种验证机制来验证符合设计者意图的物理实现。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号