首页> 外国专利> Method and apparatus for the design and analysis of digital circuits with time division multiplexing

Method and apparatus for the design and analysis of digital circuits with time division multiplexing

机译:具有时分复用的数字电路设计和分析的方法和装置

摘要

Methods and apparatuses to design and analyze digital circuits with time division multiplexing. At least one embodiment of the present invention efficiently models subsystems connected by a TDM channel by introducing equivalent delays in the connections for the subsystems, where the delays are determined according to the upper bounds of the delays caused by the TDM channel. The TDM channel is modeled with its equivalent delays. Thus, a transformation tool is allowed to take into account the original constraints and time budgeting of the sending subsystem and the receiving subsystem. The problem of asynchronous clock domains is eliminated; and, simulation time of the multiplexed circuit is also improved. In some embodiments of the present invention, multiple TDM slots are assigned to a particular signal to reduce the equivalent connection delay caused by the TDM channel for the particular signal. In some embodiments of the present invention, timing simulation is performed using the equivalent delays to avoid the simulation of the TDM hardware; and, the simulation time step does not have to be reduced due to asynchronous clock, resulting in reduced simulation time.
机译:用时分复用设计和分析数字电路的方法和装置。本发明的至少一个实施例通过在子系统的连接中引入等效延迟来有效地建模由TDM信道连接的子系统,其中该延迟是根据由TDM信道引起的延迟的上限来确定的。 TDM通道采用等效延迟进行建模。因此,允许转换工具考虑发送子系统和接收子系统的原始约束和时间预算。消除了异步时钟域的问题;并且,还改善了多路复用电路的仿真时间。在本发明的一些实施例中,多个TDM时隙被分配给特定信号,以减少由特定信号的TDM信道引起的等效连接延迟。在本发明的一些实施例中,使用等效延迟来执行时序仿真,以避免仿真TDM硬件。并且,由于异步时钟而不必减少仿真时间步长,从而缩短了仿真时间。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号