首页> 外国专利> Single poly-si process for DRAM by deep N-well (NW) plate

Single poly-si process for DRAM by deep N-well (NW) plate

机译:通过深N阱(NW)板对DRAM进行单多晶硅工艺

摘要

A method for forming, within a double well formation, an array of DRAM memory cells isolated from each other by shallow trench isolation (STI), each cell comprising a MOSFET access transistor and a storage trench capacitor. A top plate of said capacitor is the trench wall within a deep N-well portion of the double well and the bottom plate is formed of a doped polysilicon layer within the trench, which layer is partially separated from the trench sidewalls by a dielectric layer whose upper portion is removed to allow the formation of a autodiffused doped channel between said polysilicon plate and the source region of the access transistor. The method uses a single dielectric layer deposition to serve as both a gate dielectric for the MOSFET and a capacitor dielectric and requires only a single deposition of polysilicon to serve as both the transistor gate electrode and a capacitor plate.
机译:一种在双阱形成中形成通过浅沟槽隔离(STI)彼此隔离的DRAM存储单元阵列的方法,每个单元包括MOSFET存取晶体管和存储沟槽电容器。所述电容器的顶板是双阱的深N阱部分内的沟槽壁,并且底板由沟槽内的掺杂多晶硅层形成,该层通过电介质层与沟槽侧壁部分地分开。去除上部,以允许在所述多晶硅板和存取晶体管的源极区之间形成自动扩散的掺杂​​沟道。该方法使用单个电介质层沉积物同时充当MOSFET的栅极电介质和电容器电介质,并且仅需要多晶硅的单个沉积物即可同时用作晶体管栅电极和电容器板。

著录项

  • 公开/公告号US7030440B2

    专利类型

  • 公开/公告日2006-04-18

    原文格式PDF

  • 申请/专利权人 JENN-MING HUANG;

    申请/专利号US20040894550

  • 发明设计人 JENN-MING HUANG;

    申请日2004-07-20

  • 分类号H01L27/108;

  • 国家 US

  • 入库时间 2022-08-21 21:43:37

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号