首页> 外国专利> STRUCTURE AND SYSTEM-ON-CHIP INTEGRATION OF TWO-TRANSISTOR AND TWO-CAPACITOR MEMORY CELL FOR TRENCH TECHNOLOGY

STRUCTURE AND SYSTEM-ON-CHIP INTEGRATION OF TWO-TRANSISTOR AND TWO-CAPACITOR MEMORY CELL FOR TRENCH TECHNOLOGY

机译:晶体管技术的两个晶体管和两个电容器的存储单元的结构和片上系统集成

摘要

A two-port dynamic random access memory (DRAM) cell consisting of two transistors and two trench capacitors (2T and 2C DRAM cell) connecting two one transistor and one capacitor DRAM cell (1T DRAM cell) is described. The mask data and cross-section of the 2T 2C DRAM and 1T DRAM cells are fully compatible to each other except for the diffusion connection that couples two storage nodes of the two 1T DRAM cells. This allows a one-port memory cell with 1T and 1C DRAM cell and a two-port memory cell with 2T and 2C DRAM cell to be fully integrated, forming a true system-on chip architecture. Alternatively, by halving the capacitor, the random access write cycle time is further reduced, while still maintaining the data retention time. The deep trench process time is also reduced by reducing by one-half the trench depth.
机译:描述了一种由两个晶体管和两个沟槽电容器(2T和2C DRAM单元)组成的两端口动态随机存取存储器(DRAM)单元,该两个电容器连接两个一个晶体管和一个电容器DRAM单元(1T DRAM单元)。 2T 2C DRAM和1T DRAM单元的掩码数据和横截面彼此完全兼容,除了将两个1T DRAM单元的两个存储节点耦合在一起的扩散连接。这允许具有1T和1C DRAM单元的单端口存储单元和具有2T和2C DRAM单元的两端口存储单元完全集成,从而形成真正的系统级芯片架构。或者,通过将电容器减半,可以进一步减少随机存取写入周期时间,同时仍保持数据保留时间。通过将沟槽深度减少一半,还可以减少深沟槽的处理时间。

著录项

  • 公开/公告号KR100621445B1

    专利类型

  • 公开/公告日2006-09-08

    原文格式PDF

  • 申请/专利权人

    申请/专利号KR20040007166

  • 申请日2004-02-04

  • 分类号G11C11/401;

  • 国家 KR

  • 入库时间 2022-08-21 21:23:04

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号