首页> 外国专利> Integrated semiconductor memory, has compression unit to compress comparison data to compressed error date that is selectable over external data connection, and switching unit is switched between comparator and compression circuits

Integrated semiconductor memory, has compression unit to compress comparison data to compressed error date that is selectable over external data connection, and switching unit is switched between comparator and compression circuits

机译:集成半导体存储器,具有压缩单元,可将比较数据压缩到可通过外部数据连接选择的压缩错误日期,并且切换单元在比较器和压缩电路之间切换

摘要

The memory has an error analysis circuit (20) to execute a target data comparison between target and test data. The circuit produces a test date of the test data in comparator circuits with comparison date. The comparison date are compressed in a compression unit (25) to a compressed error date, which is selectable over an external data connection. A switching unit is switched between the comparator circuits and the circuit (25). An independent claim is also included for a method for testing an integrated semiconductor memory.
机译:该存储器具有误差分析电路(20),以执行目标数据与测试数据之间的目标数据比较。该电路产生具有比较日期的比较器电路中的测试数据的测试日期。比较日期在压缩单元(25)中压缩为压缩的错误日期,可以通过外部数据连接选择该日期。切换单元在比较器电路和电路(25)之间切换。还包括用于测试集成半导体存储器的方法的独立权利要求。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号