首页> 外国专利> Analog delay chain having more uniformly distributed capacitive loads and analog delay cell for use in chain

Analog delay chain having more uniformly distributed capacitive loads and analog delay cell for use in chain

机译:具有更均匀分布的电容负载的模拟延迟链和用于链中的模拟延迟单元

摘要

A tapped delay chain comprises a plurality of delay cells where each cell has at least two output taps: a primary one for feeding forward a delayed signal to a next cell in the chain, and a secondary output tap for feeding a slightly-differently delayed signal to a multiplier unit so that the slightly-differently delayed signal can be multiplied by a weighting coefficient. The split of output taps in each delay cell allows for a corresponding split of loading capacitance. Each output tap of the delay cell is loaded by a smaller capacitance than it would have had to otherwise drive had the split taps been instead lumped together as a common node. The reduced loading capacitance at each of the split taps allows for a wider frequency response range. The tapped delay chain may be used to form a feed-forward equalizer (FFE) which further comprises an adder, and a plurality of multipliers each respectively receiving a delayed input signal (Sin(delayed)) from a secondary output tap of a respective delay cell in the chain and each outputting a correspondingly delayed and weighted, product signal (Pi) to the adder.
机译:抽头延迟链包括多个延迟单元,其中每个单元具有至少两个输出抽头:一个初级单元,用于将延迟信号前馈到链中的下一个单元;次级输出单元,用于馈送稍有延迟的信号因此,可以将略微延迟的信号乘以加权系数。每个延迟单元中输出抽头的分割允许负载电容的相应分割。延迟单元的每个输出抽头负载的电容比原本要驱动的电容要小,否则将拆分的抽头集中在一起作为一个公共节点。每个分离抽头处减小的负载电容允许更宽的频率响应范围。抽头的延迟链可用于形成前馈均衡器(FFE),该前馈均衡器还包括加法器和多个乘法器,每个乘法器分别从接收器接收延迟的输入信号(S in (delayed))链中各个延迟单元的次级输出抽头,每个输出抽头将相应的延迟和加权乘积信号(Pi)输出到加法器。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号