首页> 外国专利> Clock reconstruction for time division multiplexed traffic transported over asynchronous ethernet networks

Clock reconstruction for time division multiplexed traffic transported over asynchronous ethernet networks

机译:通过异步以太网网络传输的时分多路复用流量的时钟重建

摘要

A clock reconstruction mechanism for synchronous TDM communications traffic transported over asynchronous networks such as Ethernet networks. The invention is applicable to edge switches in Metropolitan Area Networks (MANs) that transport legacy TDM traffic using a Circuit Emulation Services (CES) module whereby TDM traffic is encapsulated and transported across the Ethernet network where it is de-encapsulated and clocked out to the destination. The mechanism encapsulates the input TDM data stream into Ethernet packets and inserts a network timestamp within the packet. At the destination CES, a local timestamp is generated for each received packet as it is received. The network timestamp is extracted and input along with the local timestamp to a Digital Time Locked Loop (DTLL) which is operative to accurately reconstruct the original transmit TDM clock. The filter in the DTLL performs a Least Squares Regression (LSR) algorithm and Infinite Impulse Response (IIR) filter algorithm to generate a clock control signal for adjusting the clock generated.
机译:通过异步网络(例如以太网)传输的同步TDM通信流量的时钟重建机制。本发明适用于城域网(MAN)中的边缘交换机,该边缘交换机使用电路仿真服务(CES)模块来传输传统的TDM业务,由此TDM业务被封装并通过以太网网络传输,在以太网网络中,该TDM业务被解封装并输出到以太网。目的地。该机制将输入的TDM数据流封装到以太网数据包中,并在数据包中插入网络时间戳。在目的地CES上,每个接收到的数据包在接收时都会生成本地时间戳。提取网络时间戳,并将其与本地时间戳一起输入到数字时间锁定环(DTLL),该数字时间锁定环可用来精确地重建原始的发送TDM时钟。 DTLL中的滤波器执行最小二乘回归(LSR)算法和无限冲激响应(IIR)滤波器算法,以生成时钟控制信号以调整生成的时钟。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号