首页> 外国专利> ESD protection that supports LVDS and OCT

ESD protection that supports LVDS and OCT

机译:支持LVDS和OCT的ESD保护

摘要

Circuits are described that provide electrostatic discharge protection for I/O circuits that support the low voltage differential signaling (LVDS) and on-chip termination (OCT) standards. At least one additional transistor is connected across an I/O transistor. In the case of LVDS, a pair of stacked transistors is used in which the distance between the source/drain region and a well tap is considerably greater for the transistor connected to the I/O pad. A PMOS transistor and an NMOS transistor may also be connected in series between a first node such as a power supply node and the I/O pad. An OCT circuit is also disclosed in which the spacing between the source/drain region and a well tap in the OCT transistor is smaller than that in the I/O transistor.
机译:描述了为支持低压差分信号(LVDS)和片上端接(OCT)标准的I / O电路提供静电放电保护的电路。至少一个附加晶体管跨接在一个I / O晶体管上。在LVDS的情况下,使用一对堆叠的晶体管,其中对于连接到I / O焊盘的晶体管,源/漏区和阱抽头之间的距离明显更大。 PMOS晶体管和NMOS晶体管也可以串联连接在诸如电源节点的第一节点与I / O焊盘之间。还公开了一种OCT电路,其中,OCT晶体管中的源极/漏极区域与阱抽头之间的间隔小于I / O晶体管中的间隔。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号