首页> 外国专利> Multiprocessor infrastructure for providing flexible bandwidth allocation via multiple instantiations of separate data buses, control buses and support mechanisms

Multiprocessor infrastructure for providing flexible bandwidth allocation via multiple instantiations of separate data buses, control buses and support mechanisms

机译:多处理器基础结构,用于通过单独的数据总线,控制总线和支持机制的多个实例化来提供灵活的带宽分配

摘要

A bus mechanism to control information exchanges between bus masters and bus targets over a bus structure that includes separate command, push and pull data buses. Commands are generated by bus masters and are interpreted by bus targets on a per-target basis. Each bus target controls the servicing of a command intended for such target by controlling the transfer of push data over the push bus to a bus master specified in the command as a destination, for a push operation type, and by controlling the transfer of pull data over the pull bus to the target from a bus master specified in the command as a destination, for a pull operation type. Arbitration logic associated with each bus is used to control the flow of the information exchanges on that bus.
机译:通过总线结构控制总线主控器与总线目标之间的信息交换的总线机制,该总线结构包括单独的命令,推入和拉出数据总线。命令由总线主控器生成,并由总线目标根据每个目标进行解释。每个总线目标都通过控制在推操作类型上控制通过推总线上的推数据到命令中指定的目标主机的总线主控器上的推数据的传输,并控制拉数据的传输,从而控制针对该目标的命令的服务在上拉操作类型中,从命令中指定为目标的总线主机通过上拉总线到达目标。与每个总线关联的仲裁逻辑用于控制该总线上信息交换的流程。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号