首页> 外国专利> Compensation circuit for sigma-delta-analog-digital-converter, has modeling circuit producing modeled error signal, where modeled jitter error signal is subtracted from output signal for producing compensated digital output signal

Compensation circuit for sigma-delta-analog-digital-converter, has modeling circuit producing modeled error signal, where modeled jitter error signal is subtracted from output signal for producing compensated digital output signal

机译:用于sigma-delta-模拟-数字转换器的补偿电路,具有产生模拟误差信号的建模电路,其中从输出信号中减去模拟抖动误差信号以产生补偿数字输出信号

摘要

The circuit (1) has a clocked digital/analog converter for compensation of jitter error caused by a jitter of a clock signal. A detection circuit (1A) detects the jitter and a modeling circuit produces a modeled error signal that reproduces the error. The modeled jitter error signal is subtracted from a digital output signal of a sigma-delta-analog-digital-converter for producing a compensated digital output signal. An independent claim is also included for a method for clock jitter compensation in a sigma-delta-analog-digital-converter.
机译:电路(1)具有时钟数字/模拟转换器,用于补偿由时钟信号的抖动引起的抖动误差。检测电路(1A)检测抖动,并且建模电路产生再现误差的建模误差信号。从sigma-delta-模拟-数字转换器的数字输出信号中减去建模的抖动误差信号,以产生补偿的数字输出信号。还包括针对在sigma-delta-模拟-数字转换器中的时钟抖动补偿的方法的独立权利要求。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号