首页> 外国专利> Transition Balancing For Noise Reduction/Di/Dt Reduction During Design, Synthesis, and Physical Design

Transition Balancing For Noise Reduction/Di/Dt Reduction During Design, Synthesis, and Physical Design

机译:在设计,综合和物理设计过程中实现降噪/ Di / Dt减少的过渡平衡

摘要

An embodiment of a design structure is shown for noise reduction comprising synthesizing blocks of sequential latches, e.g., a pipeline circuit architecture or clocking domain, which comprises combinational logic, synthesizing a root or a master clock and at least one phase-shifted sub-domain clock for each block, assigning primary inputs and primary outputs of the block to the root clock, assigning non-primary inputs and non-primary outputs of the block to the sub-domain clock, splitting root clock inputs into root clock inputs and phase-shifted sub-domain clock inputs, assigning each of the blocks a different phase-shifted sub-domain clock phase offset, creating a clock generation circuitry for the root clocks and the phase-shifted sub-domain clocks.
机译:示出了用于降噪的设计结构的实施例,其包括合成顺序锁存器的块,例如流水线电路架构或时钟域,其包括组合逻辑,合成根或主时钟以及至少一个相移子域每个块的时钟,将块的主要输入和主要输出分配给根时钟,将块的非主要输入和非主要输出分配给子域时钟,将根时钟输入分成多个根时钟输入和相位移位子域时钟输入,为每个块分配不同的相移子域时钟相位偏移,从而为根时钟和相移子域时钟创建时钟生成电路。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号