首页> 外国专利> Method and Apparatus for Supporting Multiple High Bandwidth I/O Controllers on a Single Chip

Method and Apparatus for Supporting Multiple High Bandwidth I/O Controllers on a Single Chip

机译:在单个芯片上支持多个高带宽I / O控制器的方法和设备

摘要

An integrated processor design includes physical interface macros supporting heterogeneous electrical properties. The processor design comprises a plurality of processing cores and a plurality of physical interfaces to connect to a memory interface, a peripheral component interconnect express (PCI Express or PCIe) interface for input/output, an Ethernet interface for network communication, and/or a serial attached SCSI (SAS) interface for storage. Each physical interface may be programmatically connected to a selected interface controller, such as a memory controller, a PCI Express controller, or an Ethernet controller, for example. A plurality of such controllers may be connected to a switch within the processor design, with the switch also being connected to each physical interface macro. Thus, the physical interface macros may be programmatically connected to a subset of the plurality of controllers.
机译:集成处理器设计包括支持异构电特性的物理接口宏。该处理器设计包括多个处理核心和多个物理接口以连接到存储器接口,用于输入/输出的外围组件互连快速(PCI Express或PCIe)接口,用于网络通信的以太网接口和/或串行连接的SCSI(SAS)接口用于存储。每个物理接口可以以编程方式连接到选定的接口控制器,例如,存储器控制器,PCI Express控制器或以太网控制器。多个这样的控制器可以连接到处理器设计内的交换机,该交换机还连接到每个物理接口宏。因此,物理接口宏可以以编程方式连接到多个控制器的子集。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号