首页> 外国专利> Clock Gater with Test Features and Low Setup Time

Clock Gater with Test Features and Low Setup Time

机译:具有测试功能且设置时间短的Clock Gater

摘要

A clock gater circuit comprises a plurality of transistors having source-drain connections forming a stack between a first node and a supply node. A given logical state on the first node causes a corresponding logical state on an output clock of the clock gater circuit. In one embodiment, a first transistor of the plurality of transistors has a gate coupled to receive an enable input signal. A second transistor is connected in parallel with the first transistor, and has a gate controlled responsive to a test input signal to ensure that the output clock is generated even if the enable input signal is not in an enabled state. In another embodiment, the plurality of transistors comprises a first transistor having a gate controlled responsive to a clock input of the clock gater circuit and a second transistor having a gate controlled responsive to an output of a delay circuit. The delay circuit comprises at least one inverter, wherein an input of the delay circuit is the clock input, and wherein a first inverter of the delay circuit is coupled to receive a test input signal and is configured to force a first logical state on an output of the first inverter responsive to an assertion of the test input signal.
机译:时钟门控电路包括具有源极-漏极连接的多个晶体管,所述晶体管在第一节点和供应节点之间形成堆叠。第一节点上的给定逻辑状态在时钟选通器电路的输出时钟上引起相应的逻辑状态。在一个实施例中,多个晶体管中的第一晶体管具有被耦合以接收使能输入信号的栅极。第二晶体管与第一晶体管并联连接,并且具有响应于测试输入信号而被控制的栅极,以确保即使使能输入信号未处于使能状态,也产生输出时钟。在另一个实施例中,多个晶体管包括具有响应于时钟选通电路的时钟输入而被控制的栅极的第一晶体管和具有响应于延迟电路的输出而被控制的栅极的第二晶体管。该延迟电路包括至少一个反相器,其中该延迟电路的输入是时钟输入,并且其中该延迟电路的第一反相器被耦合以接收测试输入信号并且被配置为在输出上强制第一逻辑状态。响应于测试输入信号的断言而对第一反相器的输出进行响应。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号