首页> 外国专利> METHOD AND APPARATUS FOR IMPROVING LINEARITY IN CLOCK AND DATA RECOVERY SYSTEMS

METHOD AND APPARATUS FOR IMPROVING LINEARITY IN CLOCK AND DATA RECOVERY SYSTEMS

机译:改善时钟和数据恢复系统中线性度的方法和装置

摘要

Disclosed is a system and method for improving the linearity of a clock and data recovery (CDR) circuit. In one embodiment, a data stream is received, and the phase of a clock signal is adjusted using two interpolators. The phase of the output signal of the second interpolator is adjusted simultaneously with, and complementary to, adjusting the phase of the first interpolator. The first interpolator's output signal is injected into a first delay cell in a delay loop having a plurality of delay cells, and the output of the second interpolator is inactivated. When the maximum phase of the first interpolator's output signal is reached, the second interpolator's output signal is injected into another one of the delay cells, and the first interpolator's output signal is inactivated. The data stream is then recovered using the output of the delay loop as a clock signal.
机译:公开了一种用于改善时钟和数据恢复(CDR)电路的线性度的系统和方法。在一个实施例中,接收数据流,并且使用两个内插器来调整时钟信号的相位。第二内插器的输出信号的相位与第一内插器的相位同时调整并与之互补。第一内插器的输出信号被注入到具有多个延迟单元的延迟回路中的第一延迟单元中,并且第二内插器的输出被去激活。当达到第一内插器的输出信号的最大相位时,第二内插器的输出信号被注入到另一个延迟单元中,并且第一内插器的输出信号被禁用。然后使用延迟环路的输出作为时钟信号恢复数据流。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号