首页> 外国专利> SRAM cache and flash micro-controller with differential packet interface

SRAM cache and flash micro-controller with differential packet interface

机译:具有差分数据包接口的SRAM缓存和闪存微控制器

摘要

A flash microcontroller has a Static Random-Access-Memory (SRAM) buffer that stores several blocks of boot code read from a flash memory. The SRAM buffer also operates as a cache of flash data after booting is complete. Cache read and write hits use the SRAM cache rather than flash memory, while old cache lines and read misses access the flash memory. Both the external host and the microcontroller are booted from boot code buffered in the SRAM buffer. A boot-loader state machine reads the flash ID and programs flash parameter registers with timing parameters for the flash memory. The flash microcontroller uses a differential interface to the external host, with a differential transceiver and a differential serial interface. Frame, packet, and encoded clock processing is also performed by the serial interface.
机译:闪存微控制器具有静态随机存取存储器(SRAM)缓冲区,该缓冲区存储从闪存读取的启动代码块。引导完成后,SRAM缓冲区还可用作闪存数据的缓存。缓存读取和写入命中使用SRAM缓存而不是闪存,而旧的缓存行和读取未命中则访问闪存。外部主机和微控制器都从SRAM缓冲区中缓冲的启动代码启动。引导加载程序状态机读取闪存ID,并使用闪存的时序参数对闪存参数寄存器进行编程。闪存微控制器使用到外部主机的差分接口,差分收发器和差分串行接口。帧,数据包和编码时钟处理也由串行接口执行。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号