首页> 外国专利> Memory command delay balancing in a daisy-chained memory topology

Memory command delay balancing in a daisy-chained memory topology

机译:菊花链式内存拓扑中的内存命令延迟平衡

摘要

A methodology for a daisy-chained memory topology wherein, in addition to the prediction of the timing of receipt of a response from a memory module (DIMM), the memory controller can effectively predict when a command sent by it will be executed by the addressee DIMM. By programming DIMM-specific command delay in the DIMM's command delay unit, the command delay balancing methodology according to the present disclosure “normalizes” or “synchronizes” the execution of the command signal across all DIMMs in the memory channel. With such ability to predict command execution timing, the memory controller can efficiently control power profile of all the DRAM devices (or memory modules) on a daisy-chained memory channel. A separate DIMM-specific response delay unit in the DIMM may also be programmed to provide DIMM-specific delay compensation in the response path, further allowing the memory controller to accurately ascertain the timing of receipt of a response thereat, and, hence, to better manage further processing of the response.
机译:菊花链式内存拓扑的方法,其中,除了预测从内存模块(DIMM)接收响应的时间之外,内存控制器还可以有效地预测收件人将何时执行其发送的命令DIMM。通过在DIMM的命令延迟单元中编程特定于DIMM的命令延迟,根据本公开的命令延迟平衡方法在存储通道中的所有DIMM上“标准化”或“同步”命令信号的执行。具有这种预测命令执行定时的能力,存储器控制器可以有效地控制菊花链存储器通道上所有DRAM设备(或存储器模块)的功率分布。还可以对DIMM中的单独的DIMM特定响应延迟单元进行编程,以在响应路径中提供DIMM特定延迟补偿,从而进一步允许内存控制器准确确定在其处接收响应的时间,从而更好地进行响应。管理响应的进一步处理。

著录项

  • 公开/公告号US8166268B2

    专利类型

  • 公开/公告日2012-04-24

    原文格式PDF

  • 申请/专利权人 DOUGLAS ALAN LARSON;

    申请/专利号US201113033364

  • 发明设计人 DOUGLAS ALAN LARSON;

    申请日2011-02-23

  • 分类号G06F12;

  • 国家 US

  • 入库时间 2022-08-21 17:27:18

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号