首页> 外国专利> Circuit and technique for reducing parity bit-widths for check bit and syndrome generation for data blocks through the use of additional check bits to increase the number of minimum weighted codes in the hamming code H-matrix

Circuit and technique for reducing parity bit-widths for check bit and syndrome generation for data blocks through the use of additional check bits to increase the number of minimum weighted codes in the hamming code H-matrix

机译:通过使用额外的校验位来增加汉明码H矩阵中最小加权码的数量的电路和技术,用于减少校验位的奇偶校验位宽度和数据块的校验子生成

摘要

A circuit and technique for reducing parity bit-widths for check bit and syndrome generation is implemented through the use of additional check bits to increase the number of minimum weighted codes in the Hamming Code H-Matrix. The circuit and technique of the present invention may be implemented while adding no additional correction/detection capability, in order to reduce the number of data bits that are used for each check bit/syndrome generation and to reduce the width of the parity generating circuitry.
机译:通过使用附加的校验位来增加汉明码H矩阵中最小加权码的数量,来实现一种用于减少校验位和校验子生成的奇偶校验位宽度的电路和技术。可以在不增加额外的校正/检测能力的情况下实现本发明的电路和技术,以减少用于每个校验位/症状产生的数据位的数量,并减小奇偶校验产生电路的宽度。

著录项

  • 公开/公告号US8239740B2

    专利类型

  • 公开/公告日2012-08-07

    原文格式PDF

  • 申请/专利权人 OSCAR FREDERICK JONES JR.;

    申请/专利号US201113102522

  • 发明设计人 OSCAR FREDERICK JONES JR.;

    申请日2011-05-06

  • 分类号H03M13/00;

  • 国家 US

  • 入库时间 2022-08-21 17:27:06

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号