首页> 外国专利> Efficient check node message transform approximation for LDPC decoder

Efficient check node message transform approximation for LDPC decoder

机译:LDPC解码器的高效校验节点消息变换近似

摘要

In modern iterative coding systems such as LDPC decoder and turbo-convolutional decoder in which the invention may be used, the core computations can often be reduced to a sequence of additions and subtractions alternating between logarithm and linear domains A computationally efficient and robust approximation method for log and exp functions is described which involves using a simple bit mapping between fixed point fractional data format and floating point format. The method avoids costly lookup tables and complex computations and further reduces the core processing to a sequence of additions and subtractions using alternating fixed point and floating point processing units. The method is well suited for use in highly optimized hardware implementations which can take advantage of modern advances in standard floating point arithmetic circuit design as well as for software implementation on a wide class of processors equipped with FPU where the invention avoids the need for a typical multi-cycle series of log/exp instructions and especially on a SIMD FPU-equipped processors where log/exp functions are typically scalar.
机译:在其中可以使用本发明的现代迭代编码系统中,例如LDPC解码器和turbo-卷积解码器,核心计算通常可以简化为对数和线性域之间交替的加法和减法序列。描述了log和exp函数,其中涉及在定点分数数据格式和浮点格式之间使用简单的位映射。该方法避免了昂贵的查找表和复杂的计算,并且使用交替的定点和浮点处理单元进一步将核心处理减少为一系列的加法和减法。该方法非常适合在高度优化的硬件实现中使用,该硬件实现可利用标准浮点算术电路设计的现代进步以及在配备FPU的多种处理器上的软件实现,其中本发明避免了对典型处理器的需求。多周期系列的日志/ exp指令,尤其是在具有SIMD FPU的处理器上,其中日志/ exp函数通常是标量的。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号