首页> 外国专利> Method of global design closure at top level and driving of downstream implementation flow

Method of global design closure at top level and driving of downstream implementation flow

机译:顶层全局设计封闭的方法和下游实现流程的驱动

摘要

System-on-chip (SoC) designs include large amounts of interconnected intellectual property blocks and standard-cell logic using complex bus fabrics. Today SoC design-closure that validates design targets of area, timing, congestion and power constraints is accomplished post routing as over 80% of validation problems are due to global-interconnect. A method is disclosed that allows the designers to achieve global design-closure and physical topology constraints, early in the design cycle, at much higher levels of abstraction. In particular, logic hierarchy of the design is converted into a physical hierarchy of functional-related clusters of locally-connected logic. The clusters and inter-cluster global connections can be refined to meet design constraints in order to generate a top-level floor-plan in the form of library and constraint files. Using the results of this top-down global design-closure method the designers can use the generated floor-plan to guide downstream tools to achieve predictable and correlatable design implementation.
机译:片上系统(SoC)设计包括大量使用复杂总线结构的互连知识产权模块和标准单元逻辑。如今,SoC设计封闭可在布线后实现对面积,时序,拥塞和功率约束等设计目标的验证,因为超过80%的验证问题是由于全局互连引起的。公开了一种方法,其允许设计者在设计周期的早期以更高的抽象水平实现全局设计封闭和物理拓扑约束。具体而言,将设计的逻辑层次转换为与功能相关的本地连接逻辑集群的物理层次。可以优化集群和集群之间的全局连接以满足设计约束,以便以库和约束文件的形式生成顶层平面图。使用这种自上而下的全局设计关闭方法的结果,设计人员可以使用生成的平面图来指导下游工具,以实现可预测和相关的设计实施。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号