首页> 外国专利> Methods, systems, and articles of manufacture for constraint verification for implementing electronic circuit designs with electrical awareness

Methods, systems, and articles of manufacture for constraint verification for implementing electronic circuit designs with electrical awareness

机译:用于约束验证的方法,系统和制造品,用于实现具有电气意识的电子电路设计

摘要

Disclosed are methods, systems, and articles of manufacture for constraint verification for implementing electronic circuit designs with electrical awareness. Some embodiments identify or set parasitic constraint(s) and compare the electrical parasitic(s) with corresponding parasitic constraint(s) to determine whether the parasitic constraints are met. Some embodiments first identify, determine, or update the physical data of a component of a partial layout and characterize the electrical parasitics associated with the physical data of the component. Some embodiments identify or determine some schematic level performance constraints and estimate parasitic constraints based on schematic simulation results and the performance constraints; the estimated parasitic constraints are then compared with the corresponding electrical parasitics to determine whether the constraints are satisfied. Some embodiments further map schematic level parasitic constraints to a physical design representation and then compares the mapped parasitic constraints with corresponding electrical constraints to determine whether the mapped constraints are met.
机译:公开了用于约束验证的方法,系统和制品,以实现具有电气意识的电子电路设计。一些实施例识别或设置一个或多个寄生约束,并且将一个或多个电寄生约束与对应的一个或多个寄生约束进行比较,以确定是否满足该寄生约束。一些实施例首先识别,确定或更新局部布局的部件的物理数据,并表征与部件的物理数据相关联的电寄生物。一些实施例识别或确定一些示意图级别的性能约束,并基于示意图仿真结果和性能约束来估计寄生约束。然后将估计的寄生约束与相应的电气寄生进行比较,以确定是否满足约束。一些实施例还将示意图的水平寄生约束映射到物理设计表示,然后将映射的寄生约束与对应的电约束进行比较以确定是否满足映射的约束。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号