首页> 外国专利> Control of a variable delay line using line entry point to modify line power supply voltage

Control of a variable delay line using line entry point to modify line power supply voltage

机译:使用线路入口点控制可变延迟线以修改线路电源电压

摘要

Disclosed herein is a VDL/DLL architecture in which the power supply to the VDL, VccVDL, is regulated at least as a function of the entry point of the input signal (ClkIn) into the VDL. Specifically, VccVDL is regulated to be higher when the delay through the VDL is relatively small (when the entry point is toward the right (or minimum delay) edge of the VDL) and is reduced when the delay is relatively high (when the entry point is toward the left (or maximum delay) edge of the VDL). This provides for graduated delays across the stages of the VDL, but without the need to design each stage separately. Other benefits include a VDL/DLL design operable over a wider range of frequencies, and a reduced number of stages, including a reduced number of buffer stages. Moreover, when the disclosed technique is used, buffer stages may be dispensed with altogether. Additionally, the disclosed VDL architecture can be used in any situation where it might be advantageous to delay a signal through a variable delay as a function of VDL entry point.
机译:本文公开了一种VDL / DLL体系结构,其中至少根据输入信号(ClkIn)进入VDL的入口点来调节VDL的电源VccVDL。具体而言,当通过VDL的延迟相对较小时(当入口点朝VDL的右侧(或最小延迟)边缘时),将VccVDL调高,而当延迟相对较高时(当入口点时)将VccVDL降低。朝向VDL的左侧(或最大延迟)。这样可在VDL的各个阶段提供逐步的延迟,但无需分别设计每个阶段。其他好处包括可在更宽的频率范围内运行的VDL / DLL设计,以及减少的级数,包括减少的缓冲级。而且,当使用所公开的技术时,可以完全省去缓冲器级。另外,所公开的VDL体系结构可以用于其中将信号延迟可变延迟作为VDL入口点的函数的信号可能是有利的任何情况。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号