首页> 外国专利> Method of analytical placement with weighted-average wirelength model

Method of analytical placement with weighted-average wirelength model

机译:加权平均线长模型的解析放置方法

摘要

A computer-implemented method to generate a placement for a plurality of instances for an integrated circuit (IC) by utilizing a novel weighted-average (WA) wirelength model, which outperforms a well-known log-sum-exp wirelength model, to approximate the total wirelength. The placement is determined by performing an optimization process on an objective function which includes a wirelength function approximated by the WA wirelength model. The method can be extended to generate a placement for a plurality of instances for a three-dimensional (3D) integrated circuit (IC) which considers the sizes of through-silicon vias (TSVs) and the physical positions for TSV insertion. With the physical positions of TSVs determined during placement, 3D routing can easily be accomplished with better routed wirelength, TSV counts, and total silicon area.
机译:一种计算机实现的方法,通过利用新颖的加权平均(WA)线长模型来为集成电路(IC)的多个实例生成布局,该模型的性能优于众所周知的log-exp-exp线长模型,总线长。通过对目标函数执行优化过程来确定布局,该目标函数包括由WA线长模型近似的线长函数。该方法可以扩展为针对三维(3D)集成电路(IC)的多个实例生成布局,该布局考虑了硅通孔(TSV)的大小和用于TSV插入的物理位置。通过在放置期间确定TSV的物理位置,可以轻松实现3D布线,并具有更好的布线长度,TSV数量和总硅面积。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号