首页> 外国专利> Memory interface with reduced read-write turnaround delay

Memory interface with reduced read-write turnaround delay

机译:内存接口,减少了读写周转延迟

摘要

Embodiments of a memory system that communicates bidirectional data between a memory controller and a memory IC via bidirectional links using half-duplex communication are described. Each of the bidirectional links conveys write data or read data, but not both. States of routing circuits in the memory controller and the memory IC are selected for a current command being processed so that data can be selectively routed from a queue in the memory controller to a corresponding bank set in the memory IC via one of the bidirectional links, or to another queue in the memory controller from a corresponding bank set in the memory IC via another of the bidirectional links. This communication technique reduces or eliminates the turnaround delay that occurs when the memory controller transitions from receiving the read data to providing the write data, thereby eliminating gaps in the data streams on the bidirectional links.
机译:描述了使用半双工通信经由双向链路在存储器控制器和存储器IC之间传递双向数据的存储器系统的实施例。每个双向链接都传送写入数据或读取数据,但不能同时传送两者。为正在处理的当前命令选择存储控制器和存储IC中路由电路的状态,以便可以通过双向链接之一将数据从存储控制器中的队列选择性地路由到存储IC中设置的相应存储体,经由另一个双向链路从存储器IC中设置的相应存储体到存储器控制器中的另一个队列。此通信技术减少或消除了当存储控制器从接收读取数据过渡到提供写入数据时发生的周转延迟,从而消除了双向链路上数据流中的间隙。

著录项

  • 公开/公告号US9152585B2

    专利类型

  • 公开/公告日2015-10-06

    原文格式PDF

  • 申请/专利权人 FREDERICK A. WARE;

    申请/专利号US201013128853

  • 发明设计人 FREDERICK A. WARE;

    申请日2010-02-02

  • 分类号G06F12/02;G06F13/16;

  • 国家 US

  • 入库时间 2022-08-21 15:18:33

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号