首页> 外国专利> Time division multiplexed multiport memory implemented using single-port memory elements

Time division multiplexed multiport memory implemented using single-port memory elements

机译:使用单端口存储元件实现的时分复用多端口存储器

摘要

Integrated circuits having single-port memory elements may be provided. The single-port memory elements may be controlled using a control circuit to emulate multiport functionality. In one suitable embodiment, the control circuit may be an arbitration circuit configured to execute a memory request as soon as it is received by the arbitration circuit. Requests received while a current memory access is being performed may be put on hold until the current memory access has been completed. In another suitable embodiment, the control circuit may be a sequencing circuit configured to service memory access requests from a synchronous port and an asynchronous port. Memory access requests received at the synchronous port may be serviced immediately, whereas memory access requests received at the asynchronous port may be synchronized to an internal memory clock signal and may be serviced after a preceding memory access request associated with the synchronous port has been serviced.
机译:可以提供具有单端口存储元件的集成电路。可以使用控制电路来模拟多端口功能来控制单端口存储元件。在一个合适的实施例中,控制电路可以是配置为一旦仲裁电路接收到存储请求就执行存储请求的仲裁电路。在执行当前内存访问时收到的请求可能会被保留,直到当前内存访问已完成。在另一个合适的实施例中,控制电路可以是配置为服务于来自同步端口和异步端口的存储器访问请求的排序电路。在同步端口处接收的存储器访问请求可以被立即服务,而在异步端口处接收的存储器访问请求可以被同步到内部存储器时钟信号,并且可以在与同步端口相关联的先前的存储器访问请求被服务之后被服务。

著录项

  • 公开/公告号US9298211B2

    专利类型

  • 公开/公告日2016-03-29

    原文格式PDF

  • 申请/专利权人 ALTERA CORPORATION;

    申请/专利号US201414332006

  • 发明设计人 DAVID LEWIS;

    申请日2014-07-15

  • 分类号G06F1/12;G06F1/04;G11C7/10;

  • 国家 US

  • 入库时间 2022-08-21 14:29:15

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号