首页> 外国专利> Systems and methods for increasing debugging visibility of prototyping systems

Systems and methods for increasing debugging visibility of prototyping systems

机译:用于增加原型系统的调试可见性的系统和方法

摘要

User's register transfer level (RTL) design is analyzed and instrumented so that signals of interest are preserved and can be located in the netlist after synthesis. Then, the user's original flow of RTL synthesis and design partition is performed. The output is analyzed to locate the signals of interest. Latches are selectively inserted to the netlist to ensure that signal values can be accessed at runtime. After that, a place and route (P&R) process is performed, and the outputs are analyzed to correlate signal names to registers (flip-flops and latches) or memory blocks locations is field programmable gate array (FPGA) devices. A correlation database is built and kept for runtime use. During runtime, a software component may be provided on a workstation for the user to query signal values corresponding to RTL hierarchical signal names.
机译:对用户的寄存器传输级别(RTL)设计进行分析和检测,以便保留感兴趣的信号,并在综合后将其放置在网表中。然后,执行用户原始的RTL合成和设计分区流程。分析输出以找到感兴趣的信号。将锁存器选择性地插入到网表中,以确保可以在运行时访问信号值。之后,执行布局布线(P&R)过程,并对输出进行分析,以将信号名称与寄存器(触发器和锁存器)或现场可编程门阵列(FPGA)器件的存储块位置相关联。建立了相关性数据库并保留以供运行时使用。在运行期间,可以在工作站上提供软件组件,以供用户查询与RTL分层信号名称相对应的信号值。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号