首页>
外国专利>
Systems and methods for increasing debugging visibility of prototyping systems
Systems and methods for increasing debugging visibility of prototyping systems
展开▼
机译:用于增加原型系统的调试可见性的系统和方法
展开▼
页面导航
摘要
著录项
相似文献
摘要
User's register transfer level (RTL) design is analyzed and instrumented so that signals of interest are preserved and can be located in the netlist after synthesis. Then, the user's original flow of RTL synthesis and design partition is performed. The output is analyzed to locate the signals of interest. Latches are selectively inserted to the netlist to ensure that signal values can be accessed at runtime. After that, a place and route (P&R) process is performed, and the outputs are analyzed to correlate signal names to registers (flip-flops and latches) or memory blocks locations is field programmable gate array (FPGA) devices. A correlation database is built and kept for runtime use. During runtime, a software component may be provided on a workstation for the user to query signal values corresponding to RTL hierarchical signal names.
展开▼