首页> 外国专利> IMPLEMENTATION OF A ONE TIME PROGRAMMABLE MEMORY USING A MRAM STACK DESIGN

IMPLEMENTATION OF A ONE TIME PROGRAMMABLE MEMORY USING A MRAM STACK DESIGN

机译:利用MRAM堆栈设计实现一次可编程的存储器

摘要

An integrated circuit includes a magnetic OTP memory array formed of multiple magnetic OTP memory cells having an MTJ stack with a fixed magnetic layer, a tunnel barrier insulating layer, a free magnetic layer, and a second electrode. When a voltage is applied across the magnetic OTP memory cell, the resistance of the MTJ stack and the gating transistor form a voltage divider to apply a large voltage across the MTJ stack to breakdown the tunnel barrier to short the fixed layer to the free layer. The integrated circuit has multiple MRAM arrays configured such that each of the multiple MRAM arrays have performance and density criteria that match MOS transistor based memory including SRAM, DRAM, and flash memory. The integrated circuit may include a functional logic unit connected with the magnetic OTP memory arrays and the MRAM arrays for providing digital data storage.
机译:集成电路包括由多个磁性OTP存储单元形成的磁性OTP存储阵列,该多个磁性OTP存储单元具有MTJ堆叠,该MTJ堆叠具有固定的磁性层,隧道势垒绝缘层,自由磁性层和第二电极。当在磁性OTP存储单元上施加电压时,MTJ堆栈和门控晶体管的电阻形成分压器,从而在MTJ堆栈上施加较大的电压,从而击穿隧道势垒,从而使固定层与自由层短路。集成电路具有多个MRAM阵列,其被配置为使得多个MRAM阵列中的每个具有与基于MOS晶体管的存储器(包括SRAM,DRAM和闪存)相匹配的性能和密度标准。集成电路可以包括与磁性OTP存储器阵列和MRAM阵列连接的功能逻辑单元,用于提供数字数据存储。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号