首页> 外国专利> Hiding page translation miss latency in program memory controller by next page prefetch on crossing page boundary

Hiding page translation miss latency in program memory controller by next page prefetch on crossing page boundary

机译:通过跨页面边界的下一页预取在程序存储器控制器中隐藏页面转换未命中延迟

摘要

This invention hides the page miss translation latency for program fetches. In this invention whenever an access is requested by CPU that crosses a memory page boundary, the L1I cache controller request a next page translation along with the current page. This pipelines requests to the μTLB without waiting for L1I cache controller to begin processing the next page requests. This becomes a deterministic prefetch of the second page translation request. The translation information for the second page is stored locally in L1I cache controller and used when the access crosses the next page boundary.
机译:本发明隐藏了针对节目提取的页面未命中翻译等待时间。在本发明中,每当CPU请求越过存储器页面边界的访问时,L1I高速缓存控制器就请求下一页面转换以及当前页面。这样就将请求传递给μTLB,而无需等待L1I缓存控制器开始处理下一页请求。这成为第二页翻译请求的确定性预取。第二页的翻译信息本地存储在L1I缓存控制器中,并在访问越过下一页边界时使用。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号