首页> 外国专利> Faster and more efficient different precision sum of absolute differences for dynamically configurable block searches for motion estimation

Faster and more efficient different precision sum of absolute differences for dynamically configurable block searches for motion estimation

机译:动态配置的块搜索中更快,更有效的绝对差的不同精度总和,用于运动估计

摘要

This invention is a digital signal processor form plural sums of absolute values (SAD) in a single operation. An operational unit performing a sum of absolute value operation comprising two sets of a plurality of rows, each row producing a SAD output. Plural absolute value difference units receive corresponding packed candidate pixel data and packed reference pixel data. A row summer sums the output of the absolute value difference units in the row. The candidate pixels are offset relative to the reference pixels by one pixel for each succeeding row in a set of rows. The two sets of rows operate on opposite halves of the candidate pixels packed within an instruction specified operand. The SAD operations can be performed on differing data widths employing carry chain control in the absolute difference unit and the row summers.
机译:本发明是一种在单个操作中形成多个绝对值之和(SAD)的数字信号处理器。一种执行绝对值运算之和的运算单元,包括两组多行,每行产生SAD输出。多个绝对值差单元接收相应的打包候选像素数据和打包参考像素数据。行求和器将行中绝对值差单位的输出求和。对于一组行中的每个后续行,候选像素相对于参考像素偏移一个像素。两组行在指令指定的操作数内打包的候选像素的相反一半上进行操作。可以采用绝对差单位和行求和器中的进位链控制,在不同的数据宽度上执行SAD操作。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号