首页> 外国专利> Methods and systems to selectively boost an operating voltage of, and controls to an 8T bit-cell array and/or other logic blocks

Methods and systems to selectively boost an operating voltage of, and controls to an 8T bit-cell array and/or other logic blocks

机译:选择性地提高8T位单元阵列和/或其他逻辑块的工作电压并对其进行控制的方法和系统

摘要

Methods and systems to provide a multi-Vcc environment, such as to selectively boost an operating voltage of a logic block and/or provide a level-shifted control to the logic block. A multi-Vcc environment may be implemented to isolate a Vmin-limiting logic block from a single-Vcc environment, such as to reduce Vmin and/or improve energy efficiency in the single-Vcc environment. The logic block may include bit cells of a register file, a low-level processor cache, and/or other memory system. A cell Vcc may be boosted during a read mode and/or write wordlines (WWLs) and/or read wordlines (RWLs) may be asserted with boost. A wordline decoder may include a voltage level shifter with differential split-level logic, and a dynamic NAND, which may include NAND logic, a keeper circuit, and logic to delay a keeper control based on a delay of the level shifter to reduce contention during an initial NAND evaluation phase.
机译:提供多Vcc环境的方法和系统,以选择性地提高逻辑块的工作电压和/或为逻辑块提供电平转换控制。可以实现多Vcc环境,以将Vmin限制逻辑块与单Vcc环境隔离,从而降低Vmin和/或提高单Vcc环境中的能量效率。逻辑块可以包括寄存器文件,低级处理器高速缓存和/或其他存储器系统的位单元。单元Vcc可以在读取模式期间被提升,和/或写入字线(WWL)和/或读取字线(RWL)可以被增强。字线解码器可以包括具有差分分裂电平逻辑的电压电平移位器,以及动态NAND,其可以包括NAND逻辑,保持器电路以及基于电平移位器的延迟来延迟保持器控制以减少竞争期间的逻辑的逻辑。初始NAND评估阶段。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号