首页> 外国专利> TECHNOLOGIES FOR ETHERNET GATEWAY CONGESTION MANAGEMENT IN HIGH-PERFORMANCE COMPUTING ARCHITECTURES

TECHNOLOGIES FOR ETHERNET GATEWAY CONGESTION MANAGEMENT IN HIGH-PERFORMANCE COMPUTING ARCHITECTURES

机译:高性能计算架构中的以太网网关拥塞管理技术

摘要

Technologies for Ethernet gateway congestion management in HPC architectures include a high-performance computing (HPC) switch with an Ethernet gateway that is configured to receive an HPC packet from an HPC fabric via a virtual lane (VL) of the Ethernet gateway. The Ethernet gateway is further configured to determine whether the HPC packet corresponds to a backward error correction notification (BECN), identify one or more priority code points (PCPs) of the HPC packet corresponding to a BECN as a function of the VL on which the HPC packet was received, and generate an Ethernet priority-based flow control (PFC) frame that includes the one or more identified PCPs in a header of the Ethernet PFC frame. Additionally, the Ethernet gateway is configured to transmit the Ethernet PFC frame to an Ethernet fabric as a function of the one or more identified PCPs. Other embodiments are described herein.
机译:HPC体系结构中用于以太网网关拥塞管理的技术包括带有以太网网关的高性能计算(HPC)交换机,该交换机配置为通过以太网网关的虚拟通道(VL)从HPC结构接收HPC数据包。以太网网关还被配置为确定HPC分组是否对应于向后纠错通知(BECN),根据与之相关的VL来识别与BECN相对应的HPC分组的一个或多个优先级代码点(PCP)。接收到HPC数据包,并生成基于以太网优先级的流控制(PFC)帧,该帧在以太网PFC帧的标头中包含一个或多个已标识的PCP。另外,以太网网关被配置为根据一个或多个所标识的PCP将以太网PFC帧传输到以太网结构。本文描述了其他实施例。

著录项

  • 公开/公告号US2019044864A1

    专利类型

  • 公开/公告日2019-02-07

    原文格式PDF

  • 申请/专利权人 INTEL CORPORATION;

    申请/专利号US201715859390

  • 申请日2017-12-30

  • 分类号H04L12/803;H04L12/66;H04L12/801;H04L12/851;H04L12/825;

  • 国家 US

  • 入库时间 2022-08-21 12:04:01

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号