首页> 外国专利> Memory configuration for inter-processor communication in an MPSoC

Memory configuration for inter-processor communication in an MPSoC

机译:用于MPSoC中处理器间通信的存储器配置

摘要

A method determines a configuration for inter-processor communication for a heterogeneous multi-processor system. The method determines at least one subgraph of a graph representing communication between processors of the heterogeneous multi-processor system. For each subgraph the method (i) determines a plurality of subgraph design points. Each subgraph design point has a variation of channel mapping between any two of the processors in the subgraph by selecting from first-in-first-out (FIFO) memory and shared cache, and varying the shared cache and a local memory associated with at least one of the processors according to the channel mapping; and (ii) selects a memory solution for the subgraph, based on a cost associated with the selected memory solution. The method then determines a configuration for the graph of the heterogeneous multi-processor system, based on the selected memory solutions, to determine the configuration for inter-processor communication for the heterogeneous multi-processor system.
机译:一种方法确定用于异构多​​处理器系统的处理器间通信的配置。该方法确定表示异构多处理器系统的处理器之间的通信的图的至少一个子图。对于每个子图,方法(i)确定多个子图设计点。通过从先进先出(FIFO)内存和共享高速缓存中进行选择,并更改共享高速缓存和至少与之关联的本地内存,每个子图形设计点在子图中任意两个处理器之间具有通道映射的变化形式其中一个处理器根据信道映射; (ii)根据与所选存储解决方案相关的成本,为子图选择一个存储解决方案。然后,该方法基于所选择的存储器解决方案,为异构多处理器系统的图形确定配置,以确定用于异构多​​处理器系统的处理器间通信的配置。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号