首页> 外国专利> Multi-processor system with configurable cache sub-domains and cross-die memory coherency

Multi-processor system with configurable cache sub-domains and cross-die memory coherency

机译:具有可配置缓存子域和跨芯片内存一致性的多处理器系统

摘要

Disclosed embodiments relate to a system with configurable cache sub-domains and cross-die memory coherency. In one example, a system includes R racks, each rack housing N nodes, each node incorporating D dies, each die containing C cores and a die shadow tag, each core including P pipelines and a core shadow tag, each pipelines associated with a data cache and data cache tags and being either non-coherent or coherent and one of X coherency domains, wherein each pipeline, when needing to read a cache line, issues a read request to its associated data cache, then, if need be, issues a read request to its associated core-level cache, then, if need be, issues a read request to its associated die-level cache, then, if need be, issues a no-cache remote read request to a target die being mapped to hold the cache line.
机译:公开的实施例涉及一种具有可配置的缓存子域和跨芯片内存一致性的系统。在一个示例中,系统包括R个机架,每个机架容纳N个节点,每个节点包含D个管芯,每个管芯包含C个核心和一个管芯影子标签,每个核心包括P个流水线和一个核心阴影标签,每个流水线与一个数据相关联缓存和数据缓存标签,它们是非一致性或一致性的,并且是X个一致性域之一,其中每个管道在需要读取缓存行时都会向与其关联的数据缓存发出读取请求,然后(如果需要)发出向其关联的核心级缓存发出读取请求,然后(如果需要)向与其关联的裸片级缓存发出读取请求,然后,如果需要,向要映射到保留的目标裸片发出无缓存远程读取请求缓存行。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号