首页> 外国专利> COPROCESSORS WITH BYPASS OPTIMIZATION, VARIABLE GRID ARCHITECTURE, AND FUSED VECTOR OPERATIONS

COPROCESSORS WITH BYPASS OPTIMIZATION, VARIABLE GRID ARCHITECTURE, AND FUSED VECTOR OPERATIONS

机译:具有旁路优化,可变网格架构和融合矢量操作的协同处理器

摘要

In an embodiment, a coprocessor may include a bypass indication which identifies execution circuitry that is not used by a given processor instruction, and thus may be bypassed. The corresponding circuitry may be disabled during execution, preventing evaluation when the output of the circuitry will not be used for the instruction. In another embodiment, the coprocessor may implement a grid of processing elements in rows and columns, where a given coprocessor instruction may specify an operation that causes up to all of the processing elements to operate on vectors of input operands to produce results. Implementations of the coprocessor may implement a portion of the processing elements. The coprocessor control circuitry may be designed to operate with the full grid or partial grid, reissuing instructions in the partial grid case to perform the requested operation. In still another embodiment, the coprocessor may be able to fuse vector mode operations.
机译:在一个实施例中,协处理器可以包括旁路指示,其标识给定处理器指令未使用的执行电路,因此可以被旁路。在执行期间可能会禁用相应的电路,从而在电路的输出将不用于指令时阻止评估。在另一个实施例中,协处理器可以在行和列中实现处理元素的网格,其中给定的协处理器指令可以指定一种操作,该操作使多达所有处理元素对输入操作数的向量进行操作以产生结果。协处理器的实施方式可以实施处理元件的一部分。协处理器控制电路可以被设计为与全网格或部分网格一起操作,在部分网格情况下重新发出指令以执行所请求的操作。在又一个实施例中,协处理器可能能够融合矢量模式操作。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号