首页> 外文OA文献 >Can Real-Time Systems Benefit from Dynamic Partial Reconfiguration?
【2h】

Can Real-Time Systems Benefit from Dynamic Partial Reconfiguration?

机译:实时系统能否受益于动态部分重配置?

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In real-time systems, a solution where hardware accelerators are used to implement computationally intensive tasks can be easier to analyze, in terms of worst-case execution time (WCET), than a pure software solution. However, when using FPGAs, the amount and the complexity of the hardware accelerators are limited by the resources available. Dynamic partial reconfiguration (DPR) of FPGAs can be used to overcome this limitation by replacing the accelerators that are only requiredfor limited amounts of time with new ones. This paper investigates the potential benefits of using DPR to implement hardware accelerators in real-time systems and presents an experimental analysis of the trade-offs between hardware utilization and WCET increase due to the reconfiguration time overhead of DPR. We also investigate the trade-off between the use of multiple specialized accelerators combined with DPR instead of the use of a more general accelerator. The results show that, for computationally intensive tasks, the use of DPR can lead to a more efficient use of the FPGA, while maintaining comparable computational performance.
机译:在实时系统中,就最坏情况执行时间(WCET)而言,使用硬件加速器来执行计算密集型任务的解决方案比纯软件解决方案更容易分析。但是,使用FPGA时,硬件加速器的数量和复杂性受到可用资源的限制。 FPGA的动态部分重配置(DPR)可通过用新的加速器替换仅在有限的时间内需要的加速器来克服此限制。本文研究了在实时系统中使用DPR实施硬件加速器的潜在好处,并提出了由于DPR重新配置时间开销而导致的硬件利用率与WCET增加之间的权衡取舍的实验分析。我们还研究了在结合使用DPR的多个专用加速器而不是更通用的加速器之间的权衡。结果表明,对于计算量大的任务,使用DPR可以提高FPGA的使用效率,同时保持可比的计算性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号