首页> 外文OA文献 >Modeling with logical time in UML for real-time embedded system design
【2h】

Modeling with logical time in UML for real-time embedded system design

机译:在UML中使用逻辑时间建模以进行实时嵌入式系统设计

摘要

Design of real-time embedded systems requires particular attention to the careful scheduling of application onto execution platform. Precise cycle allocation is often requested to obtain full communication and computation throughput. Our objective is to provide a UML profile where events, actions, and objects can be annotated by ``logical'' clocks. Initially, clocks are not necessarily related. The goal of the scheduling process (and algorithms) is to regulate the data and control flows within predictable bounds. To this end it extracts clock relations that best map the application onto a desired execution platform. ``Clocks-as-schedules'' then act as activation conditions, driving these internal events and actions according to the desired activation patterns. Extra communication and buffering latencies can be introduced in the process. In the paper we describe the domain view of multiple time and logical clocks. We introduce a range of useful operations on them, and their use in various UML views.
机译:实时嵌入式系统的设计需要特别注意在执行平台上精心安排应用程序。通常要求精确的周期分配以获得完整的通信和计算吞吐量。我们的目标是提供一个UML配置文件,其中可以通过``逻辑''时钟对事件,动作和对象进行注释。最初,时钟不一定相关。调度过程(和算法)的目标是在可预测的范围内调节数据并控制流。为此,它提取时钟关系,以最好地将应用程序映射到所需的执行平台上。然后``按时间表安排时钟''充当激活条件,根据所需的激活模式来驱动这些内部事件和动作。可以在此过程中引入额外的通信和缓冲等待时间。在本文中,我们描述了多个时间和逻辑时钟的域视图。我们介绍了一系列有用的操作,以及它们在各种UML视图中的用法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号