首页> 外文OA文献 >Core-Level Modeling and Frequency Prediction for DSP Applications on FPGAs
【2h】

Core-Level Modeling and Frequency Prediction for DSP Applications on FPGAs

机译:FPGA上DSP应用的核心级建模与频率预测

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Field-programmable gate arrays (FPGAs) provide a promising technology that can improve performance of many high-performance computing and embedded applications. However, unlike software design tools, the relatively immature state of FPGA tools significantly limits productivity and consequently prevents widespread adoption of the technology. For example, the lengthy design-translate-execute (DTE) process often must be iterated to meet the application requirements. Previous works have enabled model-based, design-space exploration to reduce DTE iterations but are limited by a lack of accurate model-based prediction of key design parameters, the most important of which is clock frequency. In this paper, we present a core-level modeling and design (CMD) methodology that enables modeling of FPGA applications at an abstract level and yet produces accurate predictions of parameters such as clock frequency, resource utilization (i.e., area), and latency. We evaluate CMD’s prediction methods using several high-performance DSP applications on various families of FPGAs and show an average clock-frequency prediction error of 3.6%, with a worst-case error of 20.4%, compared to the best of existing high-level prediction methods, 13.9% average error with 48.2% worst-case error. We also demonstrate how such prediction enables accurate design-space exploration without coding in a hardware-description language (HDL), significantly reducing the total design time.
机译:现场可编程门阵列(FPGA)提供了一种有希望的技术,可以提高许多高性能计算和嵌入式应用的性能。然而,与软件设计工具不同,FPGA工具的相对不成熟状态明显限制了生产率,因此防止了该技术的广泛采用。例如,通常必须迭代冗长的设计转换执行(DTE)进程以满足应用程序要求。以前的作品已经启用了基于模型的设计空间探索,以减少DTE迭代,但受到缺乏准确的基于模型的关键设计参数预测,其中最重要的是时钟频率。在本文中,我们介绍了一种核心级建模和设计(CMD)方法,使得在抽象水平上实现FPGA应用程序,但却产生了时钟频率,资源利用率(即,区域)和延迟等参数的准确预测。我们在FPGA的各个家庭上使用几个高性能DSP应用来评估CMD的预测方法,并显示平均时钟频率预测误差为3.6%,与最佳的高级预测相比,最坏情况误差为20.4%方法,13.9%的平均误差误差为48.2%。我们还演示了这种预测如何实现准确的设计空间探索,而无需以硬件描述语言(HDL)编码,显着降低了总设计时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号