...
首页> 外文期刊>Science in China, Series F. Information Sciences >Time-domain analysis methodology for large-scale RLC circuits and its applications
【24h】

Time-domain analysis methodology for large-scale RLC circuits and its applications

机译:大规模RLC电路的时域分析方法及其应用

获取原文
获取原文并翻译 | 示例
           

摘要

With soaring work frequency and decreasing feature sizes, VLSI circuits with RLC parasitic components are more like analog circuits and should be carefully analyzed in physical design. However, the number of extracted RLC components is typically too large to be analyzed efficiently by using present analog circuit simulators like SPICE. In order to speedup the simulations without error penalty, this paper proposes a novel methodology to compress the time-descritized circuits resulted from numerical integration approximation at every time step. The main contribution of the methodology is the efficient structure-level compression of DC circuits containing many current sources, which is an important complement to present circuit analysis theory. The methodology consists of the following parts: 1) An approach is proposed to delete all intermediate nodes of RL branches. 2) An efficient approach is proposed to compress and back-solve parallel and serial branches so that it is error-free and of linear complexity to analyze circuits of tree topology. 3) The Y to psi transformation method is used to error-free reduce and back-solve the intermediate nodes of ladder circuits with the linear complexity. Thus, the whole simulation method is very accurate and oflinear complexity to analyze circuits of chain topology. Based on the methodology, we propose several novel algorithms for efficiently solving RLC-model transient power/ground (P/G) networks. Among them, EQU-ADI algorithm of linear-complexity is proposed to solve RLC P/G networks with mesh-tree or mesh-chain topologies. Experimental results show that the proposed method is at least two orders of magnitude faster than SPICE while it can scale linearly in both time- and memory-complexity to solve very large P/G networks.
机译:随着工作频率的飙升和特征尺寸的减小,带有RLC寄生元件的VLSI电路更像模拟电路,应在物理设计中进行仔细分析。但是,提取的RLC分量的数量通常太大,无法通过使用现有的模拟电路仿真器(例如SPICE)进行有效分析。为了加快仿真速度,并且不增加误差,本文提出了一种新颖的方法来压缩每个时间步长的数值积分逼近所产生的时间退化电路。该方法的主要贡献是对包含许多电流源的DC电路进行了有效的结构级压缩,这是对当前电路分析理论的重要补充。该方法包括以下部分:1)提出了一种删除RL分支的所有中间节点的方法。 2)提出了一种有效的方法来压缩和反求解并行和串行分支,从而分析树形拓扑的电路无误差且线性复杂。 3)Y到psi变换方法用于无误差地减少和反求解具有线性复杂度的梯形电路的中间节点。因此,整个仿真方法对链式拓扑结构的电路分析非常准确且具有线性复杂度。基于该方法,我们提出了几种新颖的算法,可以有效地解决RLC模型的瞬态电源/接地(P / G)网络。其中,提出了线性复杂度的EQU-ADI算法,以解决具有网格树或网格链拓扑的RLC P / G网络。实验结果表明,所提出的方法比SPICE至少快两个数量级,同时可以在时间和存储器复杂度上线性扩展,以解决非常大的P / G网络。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号