...
首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >A Hardware/Software Partitioning Algorithm for Processor Cores with Packed SIMD-Type Instructions
【24h】

A Hardware/Software Partitioning Algorithm for Processor Cores with Packed SIMD-Type Instructions

机译:A Hardware/Software Partitioning Algorithm for Processor Cores with Packed SIMD-Type Instructions

获取原文
获取原文并翻译 | 示例

摘要

This letter proposes a new hardware/software partitioning algorithm for processor cores with SIMD instructions. Given a compiled assembly code including SIMD instructions and a timing constraint, the proposed algorithm synthesizes an area-optimized processor core with a new assembly code. Firstly, we assume for each operation type a super SIMD functional unit which can execute all the SIMD instructions. Secondly we reduce a SIMD instruction or "sub-function" of each super functional unit, one by one, while the timing constraint is satisfied. At the same time, we update the assembly code so that it can run on the new processor configuration. By repeating this process, we finally find SIMD functional unit configuration as well as a processor core architecture. The promising experimental results are also shown.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号