首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >A Standard Cell-Based Frequency Synthesizer with Dynamic Frequency Counting
【24h】

A Standard Cell-Based Frequency Synthesizer with Dynamic Frequency Counting

机译:具有动态频率计数功能的标准基于小区的频率合成器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents a standard cell-based frequency synthesizer with dynamic frequency counting (DFC) for multiplying input reference frequency by N times. The dynamic frequency counting loop uses variable time period to estimate and tune the frequency of digitally-controlled oscillator (DCO) which enhances frequency detection's resolution and loop stability. Two ripple counters serve as frequency estimator. Conventional phase-frequency detector (PFD) thus is replaced with a digital arithmetic comparator to yield a divider-free circuit structure. Additionally, a 15 bits DCO with the least significant bit (LSB) resolution 1.55 ps is designed by using the gate capacitance difference of 2-input NOR gate in fine-tuning stage. A modified incremental data weighted averaging (IDWA) circuit is also designed to achieve improved linearity of DCO by dynamic element matching (DEM) skill. Based on the proposed standard cell-based frequency synthesizer, a test chip is designed and verified on 0.35-μm complementary metal oxide silicon (CMOS) process, and has a frequency range of (18-214) MHz at 3.3 V with peak-to-peak (P_k-P_k) jitter of less than 70 ps at 192 MHz/3.3 V.
机译:本文介绍了一种基于小区的标准频率合成器,该频率合成器具有动态频率计数 (DFC) 功能,用于将输入参考频率乘以 N 倍。动态频率计数环路使用可变时间周期来估计和调谐数控振荡器 (DCO) 的频率,从而增强了频率检测的分辨率和环路稳定性。两个纹波计数器用作频率估计器。因此,传统的鉴频鉴相器(PFD)被数字算术比较器所取代,从而产生无分频器电路结构。此外,利用微调阶段2输入NOR栅极的栅极电容差,设计了最低有效位(LSB)分辨率为1.55 ps的15位DCO。此外,还设计了一种改进的增量数据加权平均(IDWA)电路,通过动态元素匹配(DEM)技能提高DCO的线性度。基于所提出的基于单元的标准频率合成器,在0.35 μm互补金属氧化物硅(CMOS)工艺上设计并验证了测试芯片,在3.3 V时具有(18-214) MHz的频率范围,在192 MHz/3.3 V时峰峰值(P_k-P_k)抖动小于70 ps。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号