...
首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >Post-Silicon Clock-Timing Tuning Based on Statistical Estimation
【24h】

Post-Silicon Clock-Timing Tuning Based on Statistical Estimation

机译:Post-Silicon Clock-Timing Tuning Based on Statistical Estimation

获取原文
获取原文并翻译 | 示例

摘要

In deep-submicron technologies, process variations can significantly affect the performance and yield of VLSI chips. As a countermeasure to the variations, post-silicon tuning has been proposed. Deskew, where the clock timing of flip-flops (FFs) is tuned by inserted programmable delay elements (PDEs) into the clock tree, is classified into this method. We propose a novel deskew method that decides the delay values of the elements by measuring a small amount of FFs' clock timing and presuming the rest of FFs' clock timings based on a statistical model. In addition, our proposed method can determine the discrete PDE delay value because the rewriting constraint satisfies the condition of total unimodular-ity.
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号