...
首页> 外文期刊>電子情報通信学会技術研究報告. シリコン材料·デバイス. Silicon Devices and Materials >Retention Time Analysis on DRAM Cell Transistor from Planar to Nonplanar Gate Structures
【24h】

Retention Time Analysis on DRAM Cell Transistor from Planar to Nonplanar Gate Structures

机译:Retention Time Analysis on DRAM Cell Transistor from Planar to Nonplanar Gate Structures

获取原文
获取原文并翻译 | 示例
           

摘要

We examined the characteristics of the DRAM cell transistor's retention time by extracting the electric field peak values and their positions using a new simulation method with traps. In order to enhance the retention time, it is essential to reduce the electric field at the storage node junction, which should be performed by decrease the channel doping level without any change in the threshold voltage. We compared the planar gate structure with the non-planar, and the symmetric doping profiles with the asymmetric ones.
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号