首页> 外文期刊>IEICE transactions on electronics >Low-power Design Of Cml Driver For On-chip Transmission-lines Using Impedance-unmatched Driver
【24h】

Low-power Design Of Cml Driver For On-chip Transmission-lines Using Impedance-unmatched Driver

机译:Low-power Design Of Cml Driver For On-chip Transmission-lines Using Impedance-unmatched Driver

获取原文
获取原文并翻译 | 示例
       

摘要

This paper proposes a design technique to reduce the power dissipation of CML driver for on-chip transmission-lines. CML drivers can operate at higher frequency than conventional static CMOS logic drivers. On the other hand, the power dissipation is larger than that of CMOS static logic drivers. The proposed method reduces the power dissipation by using an impedance-unmatched driver instead of the conventional impedance-matched driver. Measurement results show that the proposed method reduces the power dissipation by 32 compared with a conventional design at 12.5 Gbps.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号