首页> 外文期刊>IEICE transactions on information and systems >A Flexible LDPC Decoder Architecture Supporting TPMP and TDMP Decoding Algorithms
【24h】

A Flexible LDPC Decoder Architecture Supporting TPMP and TDMP Decoding Algorithms

机译:A Flexible LDPC Decoder Architecture Supporting TPMP and TDMP Decoding Algorithms

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper a programmable and area-efficient decoder architecture supporting two decoding algorithms for Block-LDPC codes is presented. The novel decoder can be configured to decode in either TPMP or TDMP decoding mode according to different Block-LDPC codes, essentially combining the advantages of two decoding algorithms. With a regular and scalable data-path, a Reconfigurable Serial Processing Engine (RSPE) is proposed to achieve area efficiency. To verify our proposed architecture, a flexible LDPC decoder fully compliant to IEEE 802.16e applications is implemented on a 130 nm 1P8M CMOS technology with a total area of 6.3 mm~2 and maximum operating frequency of 250 MHz. The chip dissipates 592 mW when operates at 250 MHz frequency and 1.2 V supply.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号