首页> 外文期刊>IEICE transactions on information and systems >Configuration Context Reduction for Coarse-Grained Reconfigurable Architecture
【24h】

Configuration Context Reduction for Coarse-Grained Reconfigurable Architecture

机译:Configuration Context Reduction for Coarse-Grained Reconfigurable Architecture

获取原文
获取原文并翻译 | 示例
           

摘要

Coarse-grained reconfigurable architecture (CGRA) combines the performance of application-specific integrated circuits (ASICs) and the flexibility of general-purpose processors (GPPs), which is a promising solution for embedded systems, With the increasing complexity of reconfigurable resources (processing elements, routing cells, I/O blocks, etc.), the reconfiguration cost is becoming the performance bottleneck. The major reconfiguration cost comes from the frequent memory-read/write operations for transferring the configuration context from main memory to context buffer. To improve the overall performance, it is critical to reduce the amount of configuration context. In this paper, we propose a configuration context reduction method for CGRA. The proposed method exploits the structure correlation of computation tasks that are mapped onto CGRA and reduce the redundancies in configuration context. Experimental results show that the proposed method can averagely reduce the configuration context size up to 71 and speed up the execution up to 68. The proposed method does not depend on any architectural feature and can be applied to CGRA with an arbitrary architecture.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号