首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >A 12-bit 3.7-Msample/s Pipelined A/D Converter Based on the Novel Capacitor Mismatch Calibration Technique
【24h】

A 12-bit 3.7-Msample/s Pipelined A/D Converter Based on the Novel Capacitor Mismatch Calibration Technique

机译:基于新型电容失配校准技术的12位3.7 Msample/s流水线A/D转换器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper proposes a 12-bit 3.7-MS/s pipelined A/D Converter based on the novel capacitor mismatch calibration technique. The conventional stage is improved to an algorithmic circuit involving charge summing, capacitors' exchange and charge redistribution, simply through introducing some extra switches into the analog circuit. This proposed ADC obtains the linearity beyond the accuracy of the capacitor match and verifies the validity of reducing the nonlinear error from the capacitor mismatch to the second order without additional power dissipation through the novel capacitor mismatch calibration technique. It is processed in 0.5 μm CMOS technology. The transistor-level simulation results show that 72.6 dB SNDR, 78.5 dB SFDR are obtained for a 2 V V_(pp) 159.144 kHz sine input sampled at 3.7 MS/s. The whole power dissipation of this ADC is 33.4 mW at the power supply of 5 V.
机译:该文提出一种基于新型电容失配校准技术的12位3.7 MS/s流水线A/D变换器。传统级被改进为涉及电荷求和、电容器交换和电荷重新分配的算法电路,只需在模拟电路中引入一些额外的开关即可。该ADC获得了超出电容匹配精度的线性度,并通过新颖的电容失配校准技术验证了将电容失配的非线性误差降低到二阶的有效性,而无需额外的功率耗散。它采用0.5μm CMOS技术进行加工。晶体管级仿真结果表明,在3.7 MS/s采样的2 V V_(pp) 159.144 kHz正弦输入下,SNDR为72.6 dB,SFDR为78.5 dB。在5 V电源下,该ADC的总功耗为33.4 mW。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号