首页> 外文期刊>International Journal of Parallel Programming >ENHANCING INSTRUCTION SCHEDULING WITH A BLOCK-STRUCTURED ISA
【24h】

ENHANCING INSTRUCTION SCHEDULING WITH A BLOCK-STRUCTURED ISA

机译:ENHANCING INSTRUCTION SCHEDULING WITH A BLOCK-STRUCTURED ISA

获取原文
获取原文并翻译 | 示例
       

摘要

It is now generally recognized that not enough parallelism exists within the small basic blocks of most general purpose programs to satisfy high performance processors. Thus, a wide variety of techniques have been developed to exploit instruction level parallelism across basic block boundaries. In this paper we discuss some previous techniques along with their hardware and software requirements. Then we propose a new paradigm for an instruction set architecture (ISA): block-structuring. This new paradigm is presented, its hardware and software requirements are discussed and the results from a simulation study are presented. We show that a block-structured ISA utilizes both dynamic and compile-time mechanisms for exploiting instruction level parallelism and has significant performance advantages over a conventional ISA. References: 24

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号