【24h】

A Jitter Insertion and Accumulation Model for Clock Repeaters

机译:时钟中继器的抖动插入和累加模型

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper presents a model to estimate jitter insertion and accumulation in clock repeaters. We propose expressions to estimate, with low computational effort, both static and dynamic clock jitter insertion in repeaters with different sizes, interconnects and slew-rates. It requires only the pre-characterization of a reference repeater, which can be accomplished with a small number of simulations or measurements. Furthermore, we propose expressions for dynamic jitter accumulation that considers the dual nature of power and ground noise impact on delay. The complete model can be used to replace time-consuming transient noise simulations when evaluating jitter in clock distribution systems, and provide valuable insights regarding the impact of design parameters on jitter. Presented results show that our models can estimate jitter insertion and accumulation with an error within 10 of simulation results, for typical designs, and accurately reflect the impact of changing design parameters.
机译:本文提出了一个模型来估计时钟中继器中的抖动插入和累积。我们提出了一些表达式,以较低的计算量估计具有不同尺寸、互连和摆率的中继器中的静态和动态时钟抖动插入。它只需要对参考中继器进行预表征,这可以通过少量的仿真或测量来完成。此外,我们提出了动态抖动累积的表达式,该表达式考虑了功率和地面噪声对延迟影响的双重性质。在评估时钟分配系统中的抖动时,完整的模型可用于替代耗时的瞬态噪声仿真,并提供有关设计参数对抖动影响的宝贵见解。结果表明,对于典型设计,我们的模型可以估计误差在仿真结果10%以内的抖动插入和累积,并准确反映设计参数变化的影响。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号