...
首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >An 8-Bit 600-MSps Flash ADC Using Interpolating and Background Self-Calibrating Techniques
【24h】

An 8-Bit 600-MSps Flash ADC Using Interpolating and Background Self-Calibrating Techniques

机译:An 8-Bit 600-MSps Flash ADC Using Interpolating and Background Self-Calibrating Techniques

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a flash ADC using interpolation (IP) and cyclic background self-calibrating techniques. The proposed IP technique that is cascade of capacitor IP and gate IP with dynamic double-tail latched comparator reduces non-linearity, power consumption, and occupied area. The cyclic background self-calibrating technique periodically suppresses offset mismatch voltages caused by static fluctuation and dynamic fluctuation due to temperature and supply voltage changes. The ADC has been fabricated in 90-nm 1P10M CMOS technology. Experimental results show that the ADC achieves SNDR of 6.07 bits without calibration and 6.74 bits with calibration up to 500 MHz input signal at sampling rate of 600 MSps. It dissipates 98.5 mW on 1.2-V supply. FoM is 1.54 pJ/conv.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号