...
首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >A Direct Conversion Receiver Adopting Balanced Three-Phase Analog System
【24h】

A Direct Conversion Receiver Adopting Balanced Three-Phase Analog System

机译:A Direct Conversion Receiver Adopting Balanced Three-Phase Analog System

获取原文
获取原文并翻译 | 示例

摘要

Recent advanced technology makes digital circuits small and the number of digital functional blocks that can be integrated on a single chip is increasing rapidly. On the other hand, reduction in the size of analog circuits has been insufficient. This means that the analog circuit area is relatively large, and reducing analog circuit area can be effective to make a low cost radio receiver. In this paper, a new wireless receiver architecture that occupies small analog area is proposed, and measured results of the core analog blocks are described. To reduce the analog area, a balanced 3-phase analog system is adopted and the functions of analog baseband filters and VGAs are moved to the digital domain. The test chip consists of a 3-phase downconverter and a 3-phase ADC. There is no analog baseband filter on the chip and the analog filter is assumed to be replaced with a digital filter. The downconverter and ADC occupy 0.28 mm~2. The measured results show the possibility that the requirements for IMT-2000 are fulfilled even with a small chip area.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号