首页> 外文期刊>電子情報通信学会技術研究報告. 電子部品·材料. Component Parts and Materials >A method for estimating and enhancing test quality using layout information - a basic method and a few examples (bridge fault Iddq test, weighted stuck-at fault coverage)
【24h】

A method for estimating and enhancing test quality using layout information - a basic method and a few examples (bridge fault Iddq test, weighted stuck-at fault coverage)

机译:A method for estimating and enhancing test quality using layout information - a basic method and a few examples (bridge fault Iddq test, weighted stuck-at fault coverage)

获取原文
获取原文并翻译 | 示例
       

摘要

Extremely high gate count of an LSI, manufactured with a deep submicron process, has made conventional stuck-at fault model less effective. Utilization of layout information is regarded as one of essential solutions. An Iddq test for bridging faults and a weighted pin stuck-at fault model have been introduced and evaluated by using data of real products. It has been found that weighting faults by layout elements is useful for enhancing quality of test efficiently.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号